

## LENDI INSTITUTE OF ENGINEERING AND TECHNOLOGY

Approved by AICTE & Permanently Affiliated to JNTUK, Kakinada Accredited by NAAC with "A" Grade, NBA (CSE, ECE, EEE, ME) Jonnada (Village), Denkada (Mandal), Vizianagaram Dist – 535 005 Phone No. 08922-241111, 241112

E-Mail: lendi\_2008@yahoo.com

Website: www.lendi.org

## DEPARTMENT OF ELECTRONICS AND COMMUNICATION ENGINEERING

## List of Projects

(Academic Year: 2017-18)

| S.No | Project Title                                                                                                                     | Domain                       | Classification | Relevant to<br>POs & PSOs |
|------|-----------------------------------------------------------------------------------------------------------------------------------|------------------------------|----------------|---------------------------|
| 1    | Analysis of DMT GDI CMOS<br>Logic                                                                                                 | VLSI Design                  | Research       | PO1-PO12,<br>PSO1,PSO2    |
| 2    | Miniaturized IoT Antenna For<br>Sub-1 GHZ Applications                                                                            | Antennas                     | Application    | PO1-PO12,<br>PSO1,PSO2    |
| 3    | Low Power Split Radix FFT<br>Implementation Using Radix 2<br>Butterfly                                                            | Image & Signal<br>Processing | Research       | PO1-PO12,<br>PSO1,PSO2    |
| 4    | Circularly Polarized Telemetry<br>Conformal Antennas For<br>Unmanned Area Vehicles                                                | **                           | Research       | PO1-PO12,<br>PSO1,PSO2    |
| 5    | Analysis of Mobile Broad Band<br>Communication In 5G System<br>Using Orthogonal Codes                                             | Communications               | Research       | PO1-PO12,<br>PSO1,PSO2    |
| 6    | GDI Base Area Delay Power<br>Efficient Carry Select Adder                                                                         | VLSI Design                  | Research       | PO1-PO12,<br>PSO1,PSO2    |
| 7    | A Novel Architecture of High<br>Speed And Area Efficient Wallace<br>Tree Multiplier Using Carry Select<br>Adder With Mirror Adder | VLSI Design                  | Research       | PO1-PO12,<br>PSO1,PSO2    |
| 8    | Design of Fast Binary Counters<br>Using Multipliers on Stacking<br>Compressor                                                     | VLSI Design                  | Application    | PO1-PO12,<br>PSO1,PSO2    |
| 9    | High Performance Booth Encoded<br>Wallace Tree Multiplier Using<br>Modified Full Adder                                            | VLSI Design                  | Research       | PO1-PO12,<br>PSO1,PSO2    |
| 10   | Drowsy Driver Detection And<br>Altering System Using Embedded<br>System                                                           | Embedded<br>Systems & IoT    | Product        | PO1-PO12,<br>PSO1,PSO2    |

| S.No | Project Title                                                                                              | Domain                       | Classification | Relevant to<br>POs & PSOs |
|------|------------------------------------------------------------------------------------------------------------|------------------------------|----------------|---------------------------|
| 11   | Railway Tracking Fault<br>Monitoring System Using Wavelet<br>Domain Operator Based On Signal<br>Separation | Embedded<br>Systems & IoT    | Product        | PO1-PO12,<br>PSO1,PSO2    |
| 12   | Real time IRIS recognition by using Neural networks                                                        | Imäge & Signal<br>Processing | Research       | PO1-PO12,<br>PSO1,PSO2    |
| 13   | Performance analysis Of 2*2 multiplier using hybrid full adder                                             | VLSI Design                  | Research       | PO1-PO12,<br>PSO1,PSO2    |
| 14   | Micro strip Band Pass Fractal<br>Filter                                                                    | Antennas                     | Research       | PO1-PO12,<br>PSO1,PSO2    |
| 15   | Estimation of Power And Delay of CMOS Circuits Using Leakage Control Transistors                           |                              | Research       | PO1-PO12,<br>PSO1,PSO2    |
| 16   | Smart Image Analysis Based GRI<br>Advisory System for Rice crops                                           | Image & Signal<br>Processing | Research       | PO1-PO12,<br>PSO1,PSO2    |
| 17   | Design of Low Power Full Adders                                                                            | VLSI Design                  | Research       | PO1-PO12,<br>PSO1,PSO2    |
| 18   | A Wideband Circularly Polarized<br>Dielectric Resonator Antenna<br>WLAN/W1-MAZ Applications                | Antennas                     | Application    | PO1-PO12,<br>PSO1,PSO2    |
| 19   | Removal of High Density Using<br>BPANN-Modified Median Filter<br>Technique                                 | Image & Signal<br>Processing | Research       | PO1-PO12,<br>PSO1,PSO2    |
| 20   | Design And Implementation of<br>Low Power High Speed Hybrid<br>Four Bit parallel Adder Circuit             | VLSI Design                  | Research       | PO1-PO12,<br>PSO1,PSO2    |
| 21   | GSM Based Patient Diagnosis And Simulation                                                                 | Embedded Systems<br>& IoT    | Product        | PO1-PO12,<br>PSO1,PSO2    |
| 22   | CP Patch Antenna With<br>Controllable Polarization over Dual<br>Frequency Bands                            | Antennas                     | Research       | PO1-PO12,<br>PSO1,PSO2    |
| 23   | Fast multi region Image<br>Segmentation Using Active<br>Contour                                            | Image & Signal Processing    | Research       | PO1-PO12,<br>PSO1,PSO2    |
| 24   | An Energy and area efficient 4:2 compressor based on Fin FETs                                              | VLSI Design                  | Research       | PO1-PO12,<br>PSO1,PSO2    |

| S.No | Project Title                                                                                           | Domain                       | Classification | Relevant to<br>POs & PSOs |
|------|---------------------------------------------------------------------------------------------------------|------------------------------|----------------|---------------------------|
| 25   | Using SVD-FRFT Filtering to<br>suppress first order sea clutter in<br>HFSWR                             | Image & Signal<br>Processing | Research       | PO1-PO12,<br>PSO1,PSO2    |
| 26   | Air Quality Monitoring System                                                                           | Embedded<br>Systems & IoT    | Product        | PO1-PO12,<br>PSO1,PSO2    |
| 27   | Compact Micro Strip Wide Band<br>Pass Filter Using High Selectivity                                     | Äntennas                     | Research       | PO1-PO12,<br>PSO1,PSO2    |
| 28   | Low Power Split Radix 16-Point<br>FFT Processor Implementation                                          | Image & Signal<br>Processing | Research       | PO1-PO12,<br>PSO1,PSO2    |
| 29   | Real Time Eye Motion Based Wheel<br>Chair Control Using<br>Raspberry Pi                                 | Embedded<br>Systems & IoT    | Product        | PO1-PO12,<br>PSO1,PSO2    |
| 30   | Deep Location Specific Tracking Using Convolution Neutral Networks                                      | Embedded<br>Systems & IoT    | Product        | PO1-PO12,<br>PSO1,PSO2    |
| 31   | Autonomous Vacuum Cleaning<br>Robot                                                                     | Embedded<br>Systems & IoT    | Product        | PO1-PO12,<br>PSO1,PSO2    |
| 32   | An Efficient Bio-Metric System<br>Using Iris Detection                                                  | Image & Signal<br>Processing | Research       | PO1-PO12,<br>PSO1,PSO2    |
| 33   | Faster Acquisition for Software Defined GPS Receiver                                                    | Communications               | Research       | PO1-PO12,<br>PSO1,PSO2    |
| 34   | Rectangular and Hexagonal Shape<br>Micro strip Multi Band pass Filter                                   | Antennas                     | Research       | PO1-PO12,<br>PSO1,PSO2    |
| 35   | Tilted Dielectric Resonator<br>Antenna                                                                  | Antennas                     | Research       | PO1-PO12,<br>PSO1,PSO2    |
| 36   | Tumor Identification in MRI Brain<br>Image Using Fuzzy C-Means<br>Algorithm                             | Image & Signal<br>Processing | Research       | PO1-PO12,<br>PSO1,PSO2    |
| 37   | Power Efficient Carry Select Adder<br>Using Brent Kung Adder                                            | VLSI Design                  | Research       | PO1-PO12,<br>PSO1,PSO2    |
| 38   | Digital Image Water Marking<br>Technique                                                                | Image & Signal<br>Processing | Research       | PO1-PO12,<br>PSO1,PSO2    |
| 39   | Reduction of Noise from ECG<br>Signal Using Digital FIR Filter<br>With composite windowing<br>technique | Image & Signal Processing    | Research       | PO1-PO12,<br>PSO1,PSO2    |

| S.No | Project Title                                                                                                | Domain      | Classification | Relevant to<br>POs & PSOs |
|------|--------------------------------------------------------------------------------------------------------------|-------------|----------------|---------------------------|
| 40   | Compact MIMO Slot Antenna For Wide Band Application                                                          | Antennas    | Research       | PO1-PO12,<br>PSO1,PSO2    |
| 41   | Comparator Implemented In 130nm<br>Using CMOS Domino<br>Logic                                                | VLSI Design | Research       | PO1-PO12,<br>PSO1,PSO2    |
| 42   | Design of Based Reversible Logic<br>Gates Using QCA                                                          | VLSI Design | Application    | PO1-PO12,<br>PSO1,PSO2    |
| 43   | Dual Segment S-Shaped Aperture<br>Coupled Cylindrical DR Antenna<br>For X-Band Application                   | Antennas    | Research       | PO1-PO12,<br>PSO1,PSO2    |
| 44   | Reduction of Delay, Power and<br>Area by Using Parallel Prefix<br>Adder                                      | VLSI Design | Application    | PO1-PO12,<br>PSO1,PSO2    |
| 45   | Design of low power single phase FLIP- FLOP using 19 transistors                                             | VLSI Design | Application    | PO1-PO12,<br>PSO1,PSO2    |
| 46   | Design a Performance Analysis of<br>2:1 Multiplexing Using Multiple<br>Logic Families of 130nm<br>Technology | VLSI Design | Application    | PO1-PO12,<br>PSO1,PSO2    |

JS h'dlo Project Coordinator

Bend of the Department cleatronic & Communication of -BS; LEDI Institute of Engy, & Technolog; language USess, Visionegaran Dist